# Chapter 9: Processer Design Examples

# Syllabus

- Objectives
- Bus
- Data transfer
- General-purpose input and output
- Timers
- Universal asynchronous receiver and transmitter
- A simple CPU design

# Syllabus

- Objectives
- Bus
  - A μp system architecture
  - Bus structures
  - Bus arbitration
- Data transfer
- General-purpose input and output
- Timers
- Universal asynchronous receiver and transmitter
- A simple CPU design

### A Basic μP System 16M SRAM 32-bit uP System bus Data bus **CPU** Address bus Datapath Memory Control bus Controller Decoder System clock Timer **UART GPIO** ESP8266: Clock Gen Add More & Timer

THE 1111

**GPIOs** 

With MCP23008

# Syllabus

- Objectives
- Bus
  - A μp system architecture
  - Bus structures
  - Bus arbitration
- Data transfer
- General-purpose input and output
- Timers
- Universal asynchronous receiver and transmitter
- A simple CPU design

### **Bus Structures**

- Tristate bus
  - using tristate buffers
  - often called bus for short
- Multiplexer-based bus
  - using multiplexers

# A Tristate Bus





# A Tristate Bus Example



# A Bidirectional Bus Example



```
// a bidirectional bus example
module bidirectional_bus (data_to_bus, send, receive, data_from_bus,
qout);
parameter N = 2; // define bus width
input send, receive;
input [N-1:0] data_to_bus;
output [N-1:0] data from bus;
inout [N-1:0] qout; // bidirectional bus
wire [N-1:0] qout, data_from_bus;
// the body of tristate bus
assign data from bus = receive ? qout : {N{1'bz}};
assign
               qout = send ? data to bus : {N{1'bz}};
```

endmodule

# A Multiplexer-Based Bus





# Syllabus

- Objectives
- Bus
  - A μp system architecture
  - Bus structures
  - Bus arbitration
- Data transfer
- General-purpose input and output
- Timers
- Universal asynchronous receiver and transmitter
- A simple CPU design

# Daisy-Chain Arbitration

- Types of bus arbitration schemes
  - daisy-chain arbitration
  - radial arbitration







Jatapath

Controller

Data bus Address bus

Control bus

Memc

Decoder

(b) Radial arbitration

### **Homework 4**



### uP for Homework Design



### uP for Computer Design



# Reference Design Examples

#### **Basic Verilog Examples**

https://web.csulb.edu/~rallison/Verilog\_Examples\_Table.htm

#### **Useful verilog examples**

http://jupiter.math.nctu.edu.tw/~weng/courses/IC\_2007/PROJECT\_MATH\_CLASS1/3\_ DESIGN\_COMPLEXITY/Verilog%20examples%20useful%20for%20FPGA%20&%20ASIC. htm

#### **Design company**

https://www.doulos.com/knowhow/verilog\_designers\_guide/

#### **Design Examples**

https://verilogguide.readthedocs.io/en/latest/verilog/designs.html

#### **UART, Serial Port, RS-232 Interface**

https://www.nandland.com/vhdl/modules/module-uart-serial-port-rs232.html

### 8-Bit RISC Processor I

https://linus5.blogspot.com/2016/07/risc-processor.html



### 8-Bit RISC Processor II



#### 8-Bit RISC Processor III



Fig. 3-2 IBM 801 Architecture

# 8-bit RISC CPU in Verilog

 https://electronicstopper.blogspot.com/2017/ 06/8-bit-risc-cpu-in-verilog.html

The Advantages of RISC will be discussed from a number of points of view

- 1. VLSI realization.
- 2. Computing speed.
- 3. Design cost and reliability.
- 4. HLL support.

1.1 RISC PROCESSORS

1. INTRODUCTION

#### RISC\_CPU

#### 按名稱排序





### 8-bit RISC CPU Architecture



#### Top level module:

- 1. Clock Generator
- 2. Memory
- 3. Multiplexer
- 4. Program Counter
- 5. Instruction Register
- 6. Accumulator
- 7. Arithmetic and Logic Unit
- 8. Decoder
- 9. IO Buffer

Homework 5: 驗證9個module functions → 設計9個stimulus code

Homework 6: 修改testbench.v之測試資料

#### The major characteristics of a RISC processor are

- 1. Relatively few instructions.
- 2. Relatively few addressing modes.
- 3. Memory access limited to load and store instructions.
- 4. All operations done within the registers of the CPU.
- 5. Fixed –length, easily decoded instruction format.
- 6. Single –cycle instruction execution.

### Architecture of 8-Bit RISC CPU



```
module topmodule(clk,rstreq,ewr,ead,edat,zr);
input clk, rstreq, ewr; input [4:0] ead;
input [7:0] edat;
                   output zr;
                                         wire zr; wire ldac, ldir;
wire clk1, clk2, fch, rst; wire [7:0] alu out, acc out; wire [7:0] mdat;
wire [4:0] adir, adpc, admem; wire [2:0] opcd; wire ldpc, pclk, aclk, mrd, mwr;
iobuffer io1(.clk2(clk2), .mrd(mrd), .fch(fch), .alu out(alu out), .mdat(mdat));
accum accum1( .clk(clk1), .rst(rst), .alu_out(alu_out), .ldac(ldac) , .acc_out(acc_out));
clkgen clkgen1( .clk(clk), .rstreq(rstreq), .clk1(clk1), .clk2(clk2), .fch(fch), .rst(rst));
decode decoder1(.clk1(clk1), .clk2(clk2), .fch(fch), .rst(rst), .opcd(opcd), .ldir(ldir),
      .ldir(ldir),.ldac(ldac),.mrd(mrd),.mwr(mwr),.ldpc(ldpc),.pclk(pclk),.aclk(aclk));
instreg instreg1( .clk(clk1) , .rst(rst), .ldir(ldir), .mdat(mdat), .adir(adir), .opcd(opcd));
alu alu1(.aclk(aclk),.mdat(mdat),.acc out(acc out),.opcd(opcd),
         .alu out(alu out) , .zr(zr) );
memory mem1(.rst(rst), .mrd(mrd), .mwr(mwr), .ewr(ewr), .mad(admem),
        .ead(ead), .edat(edat), .mdat(mdat));
pc pc1(.pclk(pclk), .rst(rst), .adir(adir), .ldpc(ldpc), .adpc(adpc));
mux2_1 mux2( .adir(adir), .adpc(adpc), .fch(fch) , .admem(admem));
endmodule
```

### Architecture of 8-Bit RISC CPU



#### **CLOCK GENERATOR Module**



For every negative edge of clock, clock2 is generated

For every positive edge of clock2, fetch signal is generated.





### Clock Gnerator → Decoder



#### **CODE FOR CLOCK GENERATOR**

```
clk
                                                                            clk1
module clkgen(clk,rstreq,clk1,clk2,fch,rst);
                                                                            clk2
input clk,rstreq;
                                                                            fch
output clk1,clk2,fch,rst;
                                                               rstrea
                                                                             rst
wire c1; reg c2,c3;
                              reg rst;
assign c1 = clk && clk; // and delay for synchronous
assign clk1 = c1;
always @(negedge c1 or negedge rstreq) begin
      if (!rstreq) begin c2 \le 0; rst <= 1; end else begin c2 \le c2; clk2 <= c2; end
always @(posedge c2 or negedge rstreq) begin
      if (!rstreq) c3 <= 0 else begin c3 <= ^ c3; fch <= c3; end
end
                              //網站沒有
Endmodule
```

#### Instruction Register b7 mdat<7:0> adir<4: b6 b5 clk b4 b3 ldir b2 b1 rst opcd<2: b0 output opcd<2:0> ead<4:0> mdat<7:0> aclk edat<7:0> Idac clk1 clk clk1 ldir mad<4:0> 除2 clk2 clk2 Idpc ewr mrd mrd @Posedge clk2 fch clk2 fch mwr mwr

Clock Generator rst

rstreq=

Decoder

pclk

rst

Memory

rst



#### **Code or Decoder**

**module** decode(clk1,clk2,fch,rst,opcd,ldir,ldac,mrd,mwr,ldpc,pclk,aclk);

```
input clk1, clk2, rst, fch;
                                               input [2:0] opcd;
output ldir, ldac, mrd, mwr, ldpc, pclk, aclk;
          wire [2:0] seq;
reg aclk;
                                               reg [7:0] dout;
assign seq = {clk1,clk2,fch};
always @(*) begin
 if(!rst) dout = 0; else begin
   case(seq) 3'b011: dout = 6'b000000;
              3'b111 : dout = 6'b000010;
                                                Read instruction from memory
              3'b001: dout = 6'b000011;
                                                to instruction register
              3'b101: dout = 6'b000011;
              3'b010 : dout = 6'b000000;
              3'b110: begin
                            case(opcd) 3'b010 : dout = 6'b100010;
                                        3'b011 : dout = 6'b100010;
                                         3'b100 : dout = 6'b100010;
    Decoding opcode from
                                         3'b101: dout = 6'b100010;
    instruction register
                                        default: dout = 6'b100000; endcase end
```

#### Instruction Register



Generator

### Memory Module

module memory(rst,mrd,mwr,ewr,mad,ead,edat,mdat); **input** [4:0] mad, ead; **input** [7:0] edat, **input** rst, mrd, mwr, ewr; inout [7:0] mdat; reg [7:0] memr [31:0]; reg [7:0] temp; // edata: external data, mdata: CPU-memory data always @(\*) if (!rst) begin if (!rst) begin if(ewr == 1) begin memr[ead] <= edat; end end else begin if(mwr == 1) begin memr[mad] <= mdat; end else if (mrd == 1) begin temp <= memr[mad]; end else begin temp <= 'bzzzzzzzz; end end ead<4:0> mdat<7:0> end edat<7:0> temp mad<4:0> assign mdat = temp; endmodule ewr 32-Byte mrd memr mwr rst

## Instruction Register Module

```
mdat<7:0>
                                                                                 adir<4:0>
                                                                           b7
                                                                           b6
module instreg(clk,rst,ldir,mdat,adir,opcd);
                                                                 clk
                                                                           b5
                                                                           b4
                                                                           b3
                                                                 ldir
                                                                           b2
input clk, ldir, rst;
                                input [7:0] mdat;
                                                                           b1
                                                                           b0
output [4:0] adir;
                                output [2:0] opcd;
                                                                                opcd<2:0>
                                                                 rst
reg [4:0] adir;
                                reg [2:0] opcd;
always @(posedge clk or negedge rst) begin
           if (!rst)
                             begin opcd <= 0; adir <= 0; end
          else if (ldir == 1) begin opcd <= mdat[7:3]; adir <= mdat[2:0]; end</pre>
     end
```

endmodule

## Instruction Register



Generator





## **Decoder Operation**

### **Read data from memory**

```
1 1 0 0
0 0 1 1
                  opcd<2:0>
                              aclk
                                       0 0
1 0 1 0
                                       1 0
                               lda¢
                  clk1
                                       0 0
                                       0 0
                  clk2
          1 ı
                                       0 0
          0 I
                  fch
                  rst
```

```
assign ldir = dout[0];
assign mrd = dout[1];
assign mwr = dout[2];
assign ldpc = dout[3];
assign ldac = dout[4];
assign pclk = dout[5];

3'b100 : aclk = 0;
default : aclk = 1;
```

**default**: dout = **6'b100000**; **3'b010** : dout = **6'b100010**;

### **Cpde for Decoder**

**module** decode(clk1,clk2,fch,rst,opcd,ldir,ldac,mrd,mwr,ldpc,pclk,aclk);

```
input clk1, clk2, rst, fch;
                                               input [2:0] opcd;
output ldir, ldac, mrd, mwr, ldpc, pclk, aclk;
          wire [2:0] seq;
reg aclk;
                                               reg [7:0] dout;
assign seq = {clk1,clk2,fch};
always @(*) begin
 if(!rst) dout = 0; else begin
   case(seq) 3'b011: dout = 6'b000000;
              3'b111 : dout = 6'b000010;
                                                Read instruction from memory
              3'b001: dout = 6'b000011;
                                                to instruction register
              3'b101: dout = 6'b000011;
              3'b010 : dout = 6'b000000;
              3'b110: begin
                            case(opcd) 3'b010 : dout = 6'b100010;
                                        3'b011 : dout = 6'b100010;
                                         3'b100 : dout = 6'b100010;
    Decoding opcode from
                                         3'b101: dout = 6'b100010;
    instruction register
                                        default: dout = 6'b100000; endcase end
```

#### **OPCODE** for Decoder

```
Instruction Opcode
                             //控制所有module電路皆Halt
Halt
                   000
Skip of zero
                             //跳到0結果
                   001
Add
                             // Adder operation by controlling ALU
                   010
And
                   011
                             // And operation by controlling ALU
Xor
                   100
                             // Xor operation by controlling ALU
Load
                   101
                             // Load data by controlling Bus
                             // Store data by controlling Bus
Store
                   110
                             // Jump to 副程式 by changing Program Counter
                   111
Jump
                opcd<2:0>
                          aclk
                                0
                                          assign Idir = dout[0];
                                          assign mrd = dout[1];
                clk1
                                          assign mwr = dout[2];
                                          assign ldpc = dout[3];
                                0 0
                clk2
                          Idbc
                                          assign ldac = dout[4];
                          nArd
                fch
                                          assign pclk = dout[5];
                                1
                                                    //program counter之clock
                rst
```

**default**: dout = **6'b100000**; **3'b010** : dout = **6'b100010**;





## **Cpde for Program Counter**

```
adir<4:0>
                                                                          adpc<4:0>
module pc( pclk, rst, adir, ldpc, adpc);
                                                         ldpc
input pclk, rst, ldpc;
                              input [4:0] adir;
                                                         pclk
output [4:0] adpc;
reg [4:0] temp1;
                                                         rst
     always @ (posedge pclk or negedge rst) begin
          if (!rst) begin temp1 <= 0; end
          else if ( ldpc == 1) begin temp1 <= adir; end
          else begin temp1 <= temp1 + 1; end
     end
     assign adpc = temp1;
```

endmodule



## **Decoder Operation**

### **Read data from memory**

```
1 1 0 0
0 0 1 1
                  opcd<2:0>
                              aclk
                                      0 0
1 0 1 0
                                      1 0
                              lda¢
                  clk1
                                      0 0
                                      0 0
         0 ı
                  clk2
                                      0 0
                  fch
                  rst
```

```
assign ldir = dout[0];
assign mrd = dout[1];
assign mwr = dout[2];
assign ldpc = dout[3];
assign ldac = dout[4];
assign pclk = dout[5];

3'b100 : aclk = 0;
default : aclk = 1;
```

**default**: dout = **6'b100000**; **3'b010** : dout = **6'b100010**;

# Decoder module 2

```
3'b000 : begin case(opcd)

3'b010 : dout = 6'b010010;

3'b011 : begin dout = 6'b010010; end

3'b100 : begin dout = 6'b010010; end

3'b101 : begin dout = 6'b010010; end

3'b110 : begin dout = 6'b000100; end

3'b001 : begin dout = 6'b100000; end

3'b111 : begin dout = 6'b001000; end

default : begin dout = 6'b000000; end endcase
```

#### **OPCODE** for Decoder

```
Instruction Opcode
                             //控制所有module電路皆Halt
Halt
                   000
                             //跳到0結果
Skip of zero
                   001
bbA
                             // Adder operation by controlling ALU
                   010
And
                   011
                             // And operation by controlling ALU
Xor
                   100
                             // Xor operation by controlling ALU
Load
                   101
                             // Load data by controlling Bus
                             // Store data by controlling Bus
Store
                   110
                             // Jump to 副程式 by changing Program Counter
                   111
Jump
                opcd<2:0>
                          aclk
                                  0 0 0
                                               assign Idir = dout[0];
      1 0
                                  0 0 0
                                               assign mrd = dout[1];
                clk1
                                0 1 0 0
                                               assign mwr = dout[2];
                                               Assign | dpc = dout[3];
                                0 0 0 1
                clk2
                          Idbc
                                               assign Idac = dout[4];
                                0 \ 0 \ 0 \ 0
                fch
                                               assign pclk = dout[5];
                rst
                                               //program counter之clock
```

**3'b010**: dout = **6'b100010**:

**default**: dout = **6'b100000**;

## **Decoder Output**



Decoder

# Decoder module 3

```
3'b100 : begin case(opcd)
                  3'b010 :
                                dout = 6'b010010;
                  3'b011: begin dout = 6'b010010; end
                  3'b100: begin dout = 6'b010010; end
                  3'b101: begin dout = 6'b010010; end
                  3'b001: begin dout = 6'b100000; end
                  3'b111: begin dout = 6'b101000; end
                  3'b110: begin dout = 6'b000100; end
                  default : begin dout = 6'b000000; end endcase
endcase end end
assign Idir = dout[0];
                           assign mrd = dout[1];
assign mwr = dout[2];
                           assign ldpc = dout[3];
assign Idac = dout[4];
                           assign pclk = dout[5];
```

# Decoder module 4

```
always @(*) begin
                       if(!rst) begin aclk = 0; end
                       else begin
                                 case(seq) 3'b100: aclk = 0;
                                           default : aclk = 1; endcase
               end
    end
endmodul
```

e

## ALU (Arithmatic Logic Unit) module 4

```
module alu (aclk,mdat,acc out, opcd, alu out, zr);
input aclk;
                   input [7:0] mdat, acc out;
                                                         input [2:0] opcd;
output [7:0] alu out;
                                                         output zr;
reg [7:0] a,alu out;
                                                         wire zr:
always @ ( posedge aclk ) begin
               case (opcd) 3'b000 : begin a <= acc out; end
                            3'b001: begin a <= acc_out; end
                            3'b010: begin a <= {mdat + acc out}; end
                            3'b011: begin a <= {mdat & acc out}; end
                            3'b100: begin a <= {mdat ^ acc out}; end
                            3'b101: begin a <= mdat; end
                            3'b110: begin a <= acc out; end
                            3'b111: begin a <= acc out; end
                            default : begin a <= 0; end
             endcase end
assign alu out = a;
assign zr = &(a);
endmodul
```

e

### **CODE FOR INPUT-OUTPUT BUFFER**

```
module iobuffer(clk2,mrd,fch,alu_out,mdat);
input clk2,mrd,fch;
input [7:0] alu_out;
output [7:0] mdat;
wire en, en1;

assign en = mrd || fch || clk2;
assign en1 = ~en;
assign mdat = (en1) ? alu_out : 'hzz ;
endmodule
```

#### **CODE FOR ACCUMULATOR**

```
module accum(clk, rst, alu_out, ldac, acc_out);
input clk, rst, ldac;
input [7:0] alu_out;
output [7:0] acc out;
                      reg [7:0] acc_out;
always @ (posedge clk or negedge rst) begin
          if (!rst) begin
                    acc out <= 0;
          end else if ( ldac == 1) begin
                    acc out <= alu out[7:0];
          end
end
endmodule
```



## CODE FOR MULTIPLEXER

## TESTBENCH CODE

#### endmodule